#### 3.5V - 38V / 3A / 0.85V - 6V Output #### **DESCRIPTION** The VDLM series Magl<sup>3</sup>C power module provides a fully integrated DC-DC power supply including the switching regulator with integrated MOSFETs, controller and compensation, as well as the shielded inductor in one package. The 171033802 offers high efficiency and delivers up to 3A of output current. It operates with an input voltage from 3.5V to 38V and is designed for a small solution size. The power module maintains a constant, selectable PWM switching frequency throughout its entire range of operation, optimizing output ripple for sensitive and precise applications. The 171033802 is available in an LGA-12EP package $(10 \times 6 \times 3.1 \text{mm})$ . This power module has integrated protection circuitry that guards against thermal overstress with thermal shutdown and protects against electrical damage using overcurrent, output overvoltage, short circuit and undervoltage detection. #### **TYPICAL APPLICATIONS** - Point-of-Load DC-DC applications - Industrial and medical applications - Test and measurement applications - DSPs, FPGAs, MCUs and MPUs supply - I/O interface power supply #### **FEATURES** - Peak efficiency up to 94% - Current capability up to 3A - Input voltage range: 3.5V to 38V - Output voltage range: - 0.85V to 13V at 2.5A - 0.85V to 6V at 3A - Integrated shielded inductor - Constant, selectable switching frequency - Current mode control - Synchronous operation - Embedded soft-start - Power good indicator - Sync function for custom switching frequencies - Spread spectrum for optimized EMI performance - Thermal shutdown - Undervoltage lockout - Short circuit protection - Overcurrent protection - Output overvoltage protection - Cycle-by-cycle current limit - RoHS and REACh compliant - Ambient temp. range: -40°C to 105°C - Junction temp. range: -40°C to 125°C - Complies with EN55032 class B conducted and radiated emissions standard ### **TYPICAL CIRCUIT DIAGRAM** # 171033802 # Magl<sup>3</sup>C Power Module **WPME-VDLM** - Variable Step Down LGA Module ## **CONTENTS** | 1 | PINOUT | 4 | |----|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------| | 2 | ORDERING INFORMATION | 5 | | 3 | PINOUT COMPATIBLE FAMILY MEMBERS | 5 | | 4 | SALES INFORMATION | 5 | | 5 | ABSOLUTE MAXIMUM RATINGS | 6 | | | OPERATING CONDITIONS | | | | | | | 7 | THERMAL SPECIFICATIONS | 6 | | 8 | ELECTRICAL SPECIFICATIONS | 7 | | 9 | RoHS, REACh | 9 | | 10 | PACKAGE SPECIFICATIONS | 9 | | 11 | NOTES | 9 | | | | | | | TYPICAL PERFORMANCE CURVES 12.1 Radiated and Conducted Emissions (With EMI Input Filter) 12.1.1 Radiated Emissions EN55032 (CISPR-32) Class B Complaint Test Setup 12.1.2 Conducted Emissions EN55032 (CISPR-32) Class B Complaint Test Setup 12.1.3 Radiated Emissions (Fixed Frequency) 12.1.4 Radiated Emissions (Spread Spectrum) 12.1.5 Conducted Emissions (Fixed Frequency) 12.1.6 Conducted Emissions (Spread Spectrum) 12.2.1 DC Performance Curves 12.2.1 Efficiency 12Vin 12.2.2 Efficiency 24Vin 12.2.3 Thermal Derating 12Vin 12.2.4 Thermal Derating 12Vin 12.2.5 Load Regulation 1.8Vout 12.2.6 Load Regulation 3.3Vout 12.2.7 Load Regulation 5Vout 12.2.8 Line Regulation 1.8Vout 12.2.9 Line Regulation 5.3Vout 12.2.10 Line Regulation 5.3Vout | 10<br>10<br>10<br>11<br>12<br>13<br>13<br>14<br>15<br>16<br>16<br>17<br>17 | | 13 | BLOCK DIAGRAM | 19 | | 14 | CIRCUIT DESCRIPTION | 19 | | 15 | DESIGN FLOW 15.1 STEP 1 Set the Output Voltage (V <sub>OUT</sub> ) 15.2 STEP 2 Select the Input Capacitor (C <sub>IN</sub> ) 15.3 STEP 3 Select the Output Capacitor (C <sub>OUT</sub> ) 15.4 STEP 4 Select the V <sub>CC</sub> Capacitor (C <sub>VCC</sub> ) 15.5 STEP 5 Set the Switching Frequency (f <sub>SW</sub> ) 15.6 STEP 6 Optional: Set the Power Good Resistor | 21<br>21<br>22<br>23<br>23 | | 16 | OUTPUT VOLTAGE RIPPLE | 24 | | 17 | PROTECTION FEATURES | 25 | # 171033802 # Magl<sup>3</sup>C Power Module # WPME-VDLM - Variable Step Down LGA Module | 17.1 Overcurrent Protection (OCP) and Short Circuit Protection (SCP) | 25 | |----------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 17.2 Output Overvoltage Protection (OVP) | 27 | | | | | | | | | | | | | | 17.0 External clock Synchionization (Sync) | 23 | | DESIGN EYAMDI E | 30 | | | | | | | | | | | 18.3 Bill of Materials | 31 | | LIANDUNG RECOMMENDATIONS | | | HANDLING RECOMMENDATIONS | 32 | | COLDED DDOCILE | 22 | | SULDER PROFILE | 32 | | DHACICUT DIWENCIONE | 22 | | | | | | | | | | | | | | 21.4 Reel | 36 | | | | | LIST OF FIGURES | 37 | | | | | LIST OF TABLES | 38 | | | | | CAUTIONS AND WARNINGS | 39 | | | | | | 17.1 Overcurrent Protection (OCP) and Short Circuit Protection (SCP) 17.2 Output Overvoltage Protection (OVP) 17.3 Over Temperature Protection (OTP) 17.4 Soft-Start 17.5 Enable and Integrated/Adjustable UVLO 17.6 External Clock Synchronization (Sync) DESIGN EXAMPLE 18.1 Layout 18.2 Schematic 18.3 Bill of Materials HANDLING RECOMMENDATIONS SOLDER PROFILE PHYSICAL DIMENSIONS 21.1 Component 21.2 Example Landpattern Design 21.3 Tape 21.4 Reel LIST OF TABLES LIST OF TABLES CAUTIONS AND WARNINGS | ## 1 PINOUT Figure 1: Pinout Table 1: Pin description. | SYMBOL | NUMBER | TYPE | DESCRIPTION | | | | |---------|---------------|--------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--| | FSW | 1 | Input | Switching frequency selection pin. Connect an external resistor to select the switching frequency. The resistor can be connected to AGND to disable spread spectrum behavior. The resistor can be connected to VCC to enable spread spectrum behavior. | | | | | FB | 2 | Input | Feedback pin to the internal error amplifier. This pin must be connected to the external resistor divider to adjust the output voltage. | | | | | VCC | 3 | Power | VCC pin. This pin is attached to the output of the internal LDO. Connect a ceramic capacitor of 1 µF to VCC and AGND. It should not be used to power other application functions. | | | | | VIN | VIN 4,5 Power | | Input voltage pins. Used for input power supply connection. Place the input capacitors as close as possible to VIN and PGND. | | | | | VOUT | 6, 7 | Power | Output voltage pins. Place output capacitors as close as possible to VOUT and PGND. For thermal performance use copper plane(s) at these pins. | | | | | DNC | 8 | | This pin must be left floating. | | | | | VIN | 9 | Power | Input voltage pin. Internally connected to VIN, can be used to supply PG and EN pins. No need to connect externally to VIN trace (pin 4 and pin 5). | | | | | AGND | 10 | Power | Analog ground pin. Use this pin as ground for FSW and VCC pins. | | | | | PG | 11 | Output | Power good flag pin. This open drain output asserts low if the output voltage is out of regulation. A pull-up resistor of 1M $\Omega$ is required if this function is used. | | | | | EN/SYNC | 12 | Input | Enable and sync pin. This pin has an internal voltage divider that sets the internal UVLO value. Pull this pin down to AGND to disable the module. Connect an external square wave signal to this pin for a custom switching frequency. The necessary additional circuitry is described in the SYNC section and the signal limitations are explained in the ELECTRICAL SPECIFICATIONS. | | | | | PGND | 13 (EP) | Power | Exposed Pad. This pin is internally connected to PGND. It is recommended to connect this pin to the ground plane(s) for heat dissipation. | | | | #### **2 ORDERING INFORMATION** Table 2: Ordering information. | ORDER CODE | ORDER CODE SPECIFICATIONS | | PACKAGING UNIT | |------------------------------------|---------------------------|------------|------------------------| | 171033802 3A / 0.85V-6V Vout, FPWM | | LGA-12EP | 13" Reel (1000 pieces) | | 178033802 | 3A / 0.85V-6V Vout, FPWM | Eval Board | 1 piece | #### **3 PINOUT COMPATIBLE FAMILY MEMBERS** Pinout compatible parts are listed below. This indicates identical assembly landpatterns only. The designer must take care to ensure that different pin assignments and functions may exist between pinout compatible parts and they should not be assumed to be swappable without design changes. Table 3: Pinout compatible family members. | ORDER CODE | SPECIFICATIONS | PACKAGE | PACKAGING UNIT | |------------|-------------------------------------|----------|------------------------| | 171013801 | 171013801 1A / 0.85V-13V Vout | | 13" Reel (1000 pieces) | | 171023801 | 171023801 2A / 0.85V-13V Vout | | 13" Reel (1000 pieces) | | 171033801 | 3A / 0.85V-6V Vout | LGA-12EP | 13" Reel (1000 pieces) | | 171013802 | 171013802 1A / 0.85V-13V Vout, FPWM | | 13" Reel (1000 pieces) | | 171023802 | 2A / 0.85V-13V Vout, FPWM | LGA-12EP | 13" Reel (1000 pieces) | #### 4 SALES INFORMATION Table 4: Sales information. ### **SALES CONTACT** Würth Elektronik eiSos GmbH & Co. KG **EMC and Inductive Solutions** Max-Eyth-Str. 1 74638 Waldenburg Germany Tel. +49 (0) 7942 945 0 www.we-online.com/powermodules Technical support: powermodules@we-online.com #### 5 ABSOLUTE MAXIMUM RATINGS #### **Caution:** Exceeding the listed absolute maximum ratings may affect the device negatively and may cause permanent damage. Table 5: Absolute maximum ratings. | SYMBOL | PARAMETER | LIN | UNIT | | | |-------------------------------------------------------------------|--------------------------------------------------------------|---------------------------------------|-----------------------|---------|--| | STIVIBUL | PARAIVIETER | MIN <sup>(1)</sup> MAX <sup>(1)</sup> | | J Givin | | | VIN | Input pin voltage | -0.3 | 42 | V | | | VOUT | Output pin voltage | -0.3 | V <sub>IN</sub> + 0.3 | V | | | FB | Feedback pin voltage | -0.3 | 8 | V | | | EN/SYNC | Enable/Sync pin voltage | -0.3 | V <sub>IN</sub> +0.3 | V | | | PG | Power Good pin voltage | -0.3 | V <sub>IN</sub> +0.3 | V | | | VCC | VCC pin voltage with V <sub>IN</sub> from 3.7V to 38V | -0.3 | 4 | V | | | VCC | VCC pin voltage with V <sub>IN</sub> from 3.5V to 3.7V | -0.3 | V <sub>IN</sub> +0.3 | V | | | FSW | Switching frequency selection pin voltage | -0.3 | V <sub>CC</sub> +0.3 | V | | | T <sub>storage</sub> Assembled, non-operating storage temperature | | -40 | 125 | °C | | | $V_{ESD}$ | ESD voltage (HBM), all pins (C=100pF R=1.5kΩ) <sup>(4)</sup> | -2 | 2 | kV | | ### **6 OPERATING CONDITIONS** Operating conditions are conditions under which the device is intended to be functional. All values are referenced to GND. MIN and MAX limits are valid for the recommended ambient temperature range of $-40^{\circ}$ C to $105^{\circ}$ C. Typical values represents statistically the utmost probable values at the following conditions: $V_{IN} = 24V$ , $V_{OUT} = 5V$ , $C_{IN} = 2 \times 4.7 \mu$ F ceramic, $C_{OUT} = 47 4$ Table 6: Operating conditions. | | | | 1 | | | |------------------|---------------------------------------------------------------|--------------------|--------------------|--------------------|------| | SYMBOL | PARAMETER | MIN <sup>(1)</sup> | TYP <sup>(3)</sup> | MAX <sup>(1)</sup> | UNIT | | $V_{IN}$ | Input Voltage | 3.5 | - | 38 | V | | V <sub>OUT</sub> | Output Voltage (Maximum I <sub>OUT</sub> = 2.5A) | 0.85 | - | 13 | V | | <b>v</b> 001 | Output Voltage (Maximum I <sub>OUT</sub> = 3A) <sup>(5)</sup> | 0.85 | - | 6 | V | | Ta | Ambient temperature range | -40 | - | 105 <sup>(2)</sup> | °C | | T <sub>jop</sub> | Junction temperature range | -40 | - | 125 | °C | | I <sub>OUT</sub> | Output current (Maximum V <sub>OUT</sub> = 6V) | - | - | 3 | А | ## 7 THERMAL SPECIFICATIONS Typical values represents statistically the utmost probable values at the following conditions: $V_{IN} = 24V$ , $V_{OUT} = 5V$ , $C_{IN} = 2 \times 4.7 \mu F$ ceramic, $C_{OUT} = 47 \mu F$ ceramic, $T_A = 25 \, ^{\circ} C$ unless otherwise noted. Table 7: Thermal specifications. | SYMBOL | PARAMETER | TYP <sup>(3)</sup> | UNIT | |---------------|----------------------------------------------------------|--------------------|------| | $\Theta_{JA}$ | Junction-to-ambient thermal resistance <sup>(3)</sup> | 34 | K/W | | $\Theta_{JC}$ | Junction-to-case (top) thermal resistance <sup>(3)</sup> | 17 | K/W | | $T_{SD}$ | Thermal shutdown, rising | | °C | | ISD | Thermal shutdown, hysteresis | 30 | °C | ### **8 ELECTRICAL SPECIFICATIONS** MIN and MAX limits are valid for the recommended ambient temperature range of -40 °C to 105 °C. Typical values represents statistically the utmost probable values at the following conditions: $V_{IN} = 24V$ , $V_{OUT} = 5V$ , $I_{OUT} = 3A$ , $C_{IN} = 2 \times 4.7 \mu F$ ceramic, $C_{OUT} = 47 \mu F$ ceramic, $T_{A} = 25 \, ^{\circ}C$ unless otherwise noted. Table 8: Electrical specifications part 1. | SYMBOL | PARAMETER | TEST CONDITIONS | MIN <sup>(1)</sup> | TYP <sup>(3)</sup> | MAX <sup>(1)</sup> | UNIT | |----------------------|--------------------------------------------------|----------------------------------------|--------------------|--------------------|--------------------|------| | | V <sub>IN</sub> rising threshold | i izar danamena | 2.3 | | 3.3 | V | | $V_{UVLO}$ | V <sub>IN</sub> falling threshold | | 2.15 | | 3.15 | V | | I <sub>OC</sub> | Overcurrent limit | No slope contribution | | 4.6 | | A | | I <sub>RC</sub> | Reverse current limit | OVP | <del> </del> | 1.5 | _ | A | | T <sub>ON_MIN</sub> | Minimum on-time | | <u> </u> | 75 | _ | ns | | T <sub>OFF_MIN</sub> | Minimum off-time | | <del> </del> | 200 | _ | ns | | OFF_IVIIII | William on time | <u> </u><br>Enable | | 200 | | 113 | | | | Rising | 1.08 | 1.2 | 1.32 | V | | $V_{EN}$ | Enable threshold | Hysteresis | — | 0.2 | _ | V | | | | Ext. Clock Sync | <u> </u> | | | | | V <sub>CLK_H</sub> | Ext. clock signal high voltage | , | 2.3 | l — | 5 | V | | V <sub>CLK_L</sub> | Ext. clock signal low voltage | | <u> </u> | 0 | _ | V | | t <sub>CLK_ON</sub> | Ext. clock signal min. on-time | V <sub>CLK_H</sub> = 3.3V or 5V | <u> </u> | 20 | _ | ns | | | 1 | $V_{CLK_H} = 5V$ | <u> </u> | _ | 20 | % | | $D_{CLK}$ | Ext. clock signal duty cycle | V <sub>CLK_H</sub> = 3.3V | _ | _ | 30 | % | | | | VCC Regulator | | | | | | V <sub>CC</sub> | LDO output voltage | | 3 | 3.3 | 3.6 | V | | | Input Quiesc | ent, No Load and Shutdown Cur | rent | | | | | I <sub>SD</sub> | Shutdown current from V <sub>IN</sub> | V <sub>EN</sub> = GND | _ | 2 | _ | μΑ | | 1 | Quiescent surrent from V | $V_{OUT} \le 3.2V$ , no switching | 1.6 | 2.3 | 3 | mΑ | | Ι <sub>Q</sub> | Quiescent current from V <sub>IN</sub> | V <sub>OUT</sub> > 3.2V, no switching | 300 | 550 | 800 | μΑ | | I <sub>IN-NL</sub> | No load input current | V <sub>OUT</sub> = 3.3V | _ | 7 | _ | mΑ | | | | Output Voltage | | | | | | $V_{FB}$ | Voltage reference | $T_J = -40$ °C $\leq T_J \leq 125$ °C | 0.842 | 0.85 | 0.858 | V | | V <sub>OVP</sub> | V <sub>FB</sub> overvoltage threshold | | 115 | 120 | 125 | % | | $V_{OVP\_Hys}$ | V <sub>FB</sub> overvoltage hysteresis | | 1 | 2 | 6 | % | | | | Soft-Start | | | | | | t <sub>SS</sub> | Soft-start time | Rising edge to V <sub>OUT</sub> (nom.) | 1 | 1.3 | 1.6 | ms | | | | Switching Frequency | | | | | | $f_SW$ | Switching frequency | | 200 | _ | 2200 | kHz | | | | Power Good | | | | | | $V_{PG}$ | Power good V <sub>OUT</sub> threshold | $T_J = -40$ °C $\leq T_J \leq 125$ °C | 87 | 90 | 93 | % | | $V_{PG}$ | Power good V <sub>OUT_H</sub> threshold | $T_J = -40$ °C $\leq T_J \leq 125$ °C | | 120 | | % | | $V_{PG\_HYS}$ | Power good V <sub>OUT</sub> threshold hysteresis | | _ | 3 | _ | % | | | | | | _ | | | # Magl<sup>3</sup>C Power Module **WPME-VDLM** - Variable Step Down LGA Module # Table 9: Electrical specifications part 2. | Efficiency | | | | | | | |------------|------------|--------------------------------|---|----|---|---| | | | $V_{IN} = 12V, V_{OUT} = 3.3V$ | | 89 | | % | | | | V <sub>IN</sub> = 12V | _ | 92 | _ | % | | η | Efficiency | | _ | 90 | _ | % | ### 9 RoHS, REACh ### Table 10: RoHS, REACh. RoHS directive REACh directive Directive 2011/65/EU of the European Parliament and the Council of June 8th, 2011 on the restriction of the use of certain hazardous substances in electrical and electronic equipment. Directive 1907/2006/EU of the European Parliament and the Council of June 1st, 2007 regarding the Registration, Evaluation, Authorization and Restriction of Chemicals (REACh). #### 10 PACKAGE SPECIFICATIONS Table 11: Package Specifications | ITEM | PARAMETER | TYP <sup>(3)</sup> | UNIT | |-------------|-----------|--------------------|------| | Lead Finish | ENEPIG | - | - | | Weight | - | 0.78 | g | ### 11 NOTES - (1) Min and Max limits are 100% production tested at 25°C. Limits over the operating temperature range are guaranteed through correlation using Statistical Quality Control (SQC) methods. - (2) Measured without heatsink. Natural convection (0 20LFM / 0- 0.1m/s) on a 80 x 80mm four layer board, with 70μm (2 ounce) copper. - (3) Typical numbers are valid at 25°C ambient temperature and represent statistically the utmost probable values assuming a Gaussian distribution. - (4) The human body model is a 100pF capacitor discharged through a 1.5 $\Omega$ k resistor into each pin. Test method is per JESD-22-114. - (5) Dependent on ambient temperature; see THERMAL DERATING. #### 12 TYPICAL PERFORMANCE CURVES If not otherwise specified, the following conditions apply: $T_A = 25$ °C. #### 12.1 Radiated and Conducted Emissions (With EMI Input Filter) The 171033802 power modules were tested in several EMC configurations to give more realistic information about implementation in the applications. The test setup is based on CISPR16 with the limit values of CISPR32. All measurements were performed with the layout and components shown in DESIGN EXAMPLE. ### 12.1.1 Radiated Emissions EN55032 (CISPR-32) Class B Complaint Test Setup - Measured in a Fully Anechoic Room (FAR) at 3m antenna distance. - Input wire length: 160cm (80cm horizontal + 80cm vertical) - Measurement output wire length: 100cm ### 12.1.2 Conducted Emissions EN55032 (CISPR-32) Class B Complaint Test Setup - Measurement input wire length: 80cm - Measurement output wire length: 100cm ## 12.1.3 Radiated Emissions (Fixed Frequency) Figure 2: Radiated emissions (fixed frequency) 171033802 (3m antenna distance) $V_{IN} = 24V$ , $V_{OUT} = 5V$ , $I_{LOAD} = 3A$ with input filter. # 12.1.4 Radiated Emissions (Spread Spectrum) Figure 3: Radiated emissions (spread spectrum) 171033802 (3m antenna distance) $V_{IN} = 24V$ , $V_{OUT} = 5V$ , $I_{LOAD} = 3A$ with input filter. ## 12.1.5 Conducted Emissions (Fixed Frequency) Figure 4: Conducted emissions (fixed frequency) 171033802 $V_{IN} = 24V$ , $V_{OUT} = 5V$ , $I_{LOAD} = 3A$ with input filter. ## 12.1.6 Conducted Emissions (Spread Spectrum) Figure 5: Conducted emissions (spread spectrum) 171033802 $V_{IN} = 24V$ , $V_{OUT} = 5V$ , $I_{LOAD} = 3A$ with input filter. ## 12.2 DC Performance Curves ## 12.2.1 Efficiency 12V<sub>IN</sub> Figure 6: 171033802 efficiency $V_{IN} = 12V$ . ## 12.2.2 Efficiency 24V<sub>IN</sub> Figure 7: 171033802 efficiency $V_{IN} = 24V$ . ## 12.2.3 Thermal Derating 12V<sub>IN</sub> Figure 8: 171033802 output current thermal derating $V_{\text{IN}}$ = 12V, $V_{\text{OUT}}$ = 5V. ## 12.2.4 Thermal Derating 24V<sub>IN</sub> Figure 9: 171033802 output current thermal derating $V_{IN}$ = 24V, $V_{OUT}$ = 5V. Note: Both thermal derating graphs were measured on the 178033802 Evaluation Board (80 x 80 mm, four layers, 70 $\mu$ m copper thickness). Please see $T_A$ limits in OPERATING CONDITIONS. ## 12.2.5 Load Regulation 1.8V<sub>OUT</sub> Figure 10: 171033802 Load Regulation $V_{OUT} = 1.8V$ . ## 12.2.6 Load Regulation 3.3V<sub>OUT</sub> Figure 11: 171033802 Load Regulation $V_{OUT} = 3.3V$ . ## 12.2.7 Load Regulation 5V<sub>OUT</sub> Figure 12: 171033802 Load Regulation $V_{OUT} = 5V$ . ## 12.2.8 Line Regulation 1.8V<sub>OUT</sub> Figure 13: 171033802 Line Regulation $V_{OUT} = 1.8V$ . ## 12.2.9 Line Regulation 3.3V<sub>OUT</sub> Figure 14: 171033802 Line Regulation $V_{OUT} = 3.3V$ . ## 12.2.10 Line Regulation 5V<sub>OUT</sub> Figure 15: 171033802 Line Regulation $V_{OUT} = 5V$ . ## 12.3 Transient Response Figure 16: 171033802 $V_{IN}$ = 24V, $V_{OUT}$ = 5V, $C_{OUT}$ = 47 $\mu$ F, load jumps 10% - 100%. #### 13 BLOCK DIAGRAM Figure 17: 171033802 block diagram. ### 14 CIRCUIT DESCRIPTION The WPME-VDLM 171033802 power module is a DC-DC power supply including the switching regulator with integrated MOSFETs, controller and compensation, as well as the shielded inductor integrated in one package. The control scheme is based on a current mode (CM) regulation loop. The $V_{OUT}$ of the regulator is divided by the feedback resistor network $R_{FBT}$ and $R_{FBB}$ and fed into the FB pin. The error amplifier compares this signal with the internal 0.85V reference. The error signal is amplified and controls the on-time of a fixed frequency pulse width generator. This signal drives the power MOSFETs. The current mode architecture features a constant frequency during load steps. Only the on-time is modulated. It is internally compensated and stable with low ESR output capacitors and requires no external compensation network. This architecture supports fast transient response and very small output voltage ripples (<10mV<sub>p-p</sub>) are achieved. ## 15 DESIGN FLOW The following simple steps will show how to select the external components to design the 171033802 into an application. ## **Essential Steps** - 1. Set output voltage - 2. Select input capacitor - 3. Select output capacitor - 4. Select V<sub>CC</sub> capacitor - 5. Set switching frequency ## **Optional Steps** **6.** Set the power good resistor Figure 18: Design flow schematic. ### 15.1 STEP 1 Set the Output Voltage (V<sub>OUT</sub>) The output voltage is selected with an external resistor divider between $V_{OUT}$ and GND (see circuit below). The voltage across the lower resistor of the divider is provided to the FB pin and compared with a reference voltage of 0.85V ( $V_{REF}$ ). The module can provide the entire output current of 3A with an output voltage range of 0.85V to 6V. If the output current is limited to 2.5A, the module can support a wider output voltage range of 0.85V to 13V. The output voltage can be calculated according to the following formula: $$V_{\mathsf{OUT}} = V_{\mathsf{REF}} \cdot \left(\frac{R_{\mathsf{FBT}}}{R_{\mathsf{FBB}}} + 1\right)$$ (1) One resistor must be chosen and then the other resistor can be calculated. For example, if $R_{FBT}$ = 402k $\Omega$ then the resistance value of the lower resistor in the feedback network is indicated in the table below for common output voltages. Table 12: 171033802 output voltage selection. | V <sub>OUT</sub> (V) | 0.85 | 1.2 | 1.8 | 2.5 | 3.3 | 5.0 | 9.0* | 12* | |-------------------------------|------|-----|-----|-----|-----|------|------|------| | $R_{FBB}$ (E96) ( $k\Omega$ ) | Open | 976 | 357 | 205 | 137 | 80.6 | 41.2 | 30.1 | <sup>\*</sup>Note that for output voltages above 6V, the output current must not exceed 2.5A. Figure 19: Output voltage selection schematic. ## 15.2 STEP 2 Select the Input Capacitor (C<sub>IN</sub>) The energy at the input of the power module is stored in the input capacitor. An MLCC (multi-layer ceramic capacitor) input capacitor ( $10\mu F$ ) is required externally to provide cycle-by-cycle switching current and to support load transients. The external input capacitor must be placed directly at the VIN pin. Attention must be paid to the voltage, frequency, temperature derating and thermal class of the selected capacitor. Two of the Würth Elektronik 885012209048 MLCCs in parallel have been experimentally verified to work with this power module. ### 15.3 STEP 3 Select the Output Capacitor (Cout) The output capacitor should be selected in order to minimize the output voltage ripple and to provide a stable voltage at the output. It also affects the loop stability. Different output capacitors are recommended depending on the output voltage and switching frequency selected for an application. Attention must be paid to the voltage, frequency and temperature derating and thermal class of the selected capacitor. In general, the output voltage ripple can be calculated using the following equation: $$V_{\text{OUT,ripple}} = \Delta I_{\text{L}} \cdot ESR + \Delta I_{\text{L}} \cdot \left(\frac{1}{8 \cdot f_{\text{SW}} \cdot C_{\text{OUT}}}\right)$$ (2) where $\Delta I_L$ is the inductor current ripple and can be calculated with the following equation: $$\Delta I_{\mathsf{L}} = \frac{V_{\mathsf{OUT}} \cdot (V_{\mathsf{IN}} - V_{\mathsf{OUT}})}{f_{\mathsf{SW}} \cdot L \cdot V_{\mathsf{IN}}} \tag{3}$$ The following table shows common output voltage values and their corresponding recommended output capacitance. These capacitance values have all been experimentally verified for their corresponding output voltages. Use of different output capacitors for a given output voltage requires the designer to verify the selected capacitor(s) for functionality. These capacitors can all be found within the Würth Elektronik capacitor portfolio, specifically the WCAP-CSGP and WCAP-PSLP families. Table 13: 171033802 output capacitor selection. | V <sub>OUT</sub> (V) | 0.85 | 1.2 | 1.8 | 2.5 | 3.3 | 5.0 | |-----------------------|------------|------------|------------|------------|-----------|----------| | C <sub>OUT</sub> (µF) | 440 (6.3V) | 200 (6.3V) | 200 (6.3V) | 100 (6.3V) | 47 (6.3V) | 47 (10V) | Using the recommended output capacitors, the transient response of the power module can appear as follows: Figure 20: 171033802 $V_{IN}$ = 24V, $V_{OUT}$ = 5V, $C_{OUT}$ = 47 $\mu$ F, load jumps 10% - 100%. #### 15.4 STEP 4 Select the V<sub>CC</sub> Capacitor (C<sub>VCC</sub>) The 171033802 Magl $^3$ C power module requires a capacitor ( $C_{VCC}$ ) to be placed at the VCC pin to support the internal LDO integrated inside of the module. To ensure stable operation and optimum performance across the entire functional range, a 1µF capacitor is recommended. The Würth Elektronik eiSos 885012207051 capacitors have been experimentally evaluated for performance and is the recommended choice. ## 15.5 STEP 5 Set the Switching Frequency (f<sub>SW</sub>) The switching frequency must be selected according to the input voltage, output voltage and load current for the best performance in loop regulation and transient response. This is done by choosing a resistor value from the table below based on the application conditions. This resistor can either be tied directly to AGND for a fixed switching frequency, indicated in the table below, or it can be tied to VCC allow for spread spectrum operation. Spread spectrum operation will allow for a change in switching frequency typically of $\pm$ 5%. The peaks of the switching spectrum will be reduced and spread, reducing the filter necessary to comply to EN55032 Radiated and Conducted Standards. The difference in EMI behavior can be seen in the EMI section of the data sheet. Table 14: 171033802 switching frequency selection. | V <sub>OUT</sub> (V) | 0.85 | 1.2 | 1.8 | 2.5 | 3.3 | 5 | 9* | 12* | |----------------------------------------|------|-----|-----|-----|-----|-----|------|------| | Switching Frequency (kHz) | 200 | 400 | 400 | 500 | 700 | 700 | 1500 | 1500 | | $ extsf{R}_{ extsf{SW}}$ (k $\Omega$ ) | 1.8 | 0 | 0 | 3.3 | 5.6 | 5.6 | 18 | 18 | <sup>\*</sup>Note that for output voltages above 6V, the output current may not exceed 2.5A. When $R_{SW}$ is indicated as 0 k $\Omega$ , FSW should be tied directly to AGND or VCC. These values have been experimentally validated for optimum performance with the given output voltages. Deviation from the recommendations is taken at the user's own risk and should be experimentally evaluated in the designated application to ensure proper functionality. #### 15.6 STEP 6 Optional: Set the Power Good Resistor The PG pin is an open-drain output. Once the output voltage is above 90% (typ.) of the internal reference voltage the PG pin transitions to a high impedance state. The recommended pull-up resistor value is $1M\Omega$ , which should be connected to a voltage source such as VIN. The PG pin is pulled low when the output voltage is lower than 90% (typ.) or higher than 120% (typ.) of the internal reference voltage. The PG pin will be pulled low when the UVLO or thermal shutdown activates or when the EN pin is pulled low. ### **16 OUTPUT VOLTAGE RIPPLE** The 171033802 power module always works in pulse width modulation (FPWM) mode. Regardless of the output current level the device will maintain the programmed switching frequency defined in STEP 5 of the design flow. The resulting output voltage ripples appear like those shown in the figures below. Figure 21: 171033802 output voltage ripple $V_{IN}$ = 24V, $V_{OUT}$ = 5V, $I_{OUT}$ = 300mA, $C_{OUT}$ = 47 $\mu$ F. Figure 22: 171033802 output voltage ripple $V_{IN}$ = 24V, $V_{OUT}$ = 5V, $I_{OUT}$ = 3A, $C_{OUT}$ = 47 $\mu$ F. #### 17 PROTECTION FEATURES #### 17.1 Overcurrent Protection (OCP) and Short Circuit Protection (SCP) The Magl<sup>3</sup>C 171033802 power module implements a cycle-by-cycle current limit (see I<sub>OCP</sub> in ELECTRICAL SPECIFICATION), which is realized through the peak current mode control architecture of the power module. The peak current of the high side switch and the valley current of the low side switch are both monitored. Additionally, limiting the valley current during an overcurrent scenario reduces the thermal stresses generated inside of the power module by reducing the rms current value. By monitoring both switch currents the user can be confident that the power module will be well protected against overcurrent and short circuit scenarios even in the most extreme conditions of operation, such as very high or low duty cycles. Under very low duty cycle conditions, the peak current can exceed the overcurrent preset value. When this occurs, the low side switch is turned on until the current drops below the preset valley current value. This behavior may result in pulse skipping, temporarily decreasing the effective switching frequency in order to better protect the power module during overcurrent scenarios. The inductor current exceeding the peak protection value will only take place if the minimum on-time stated in the ELECTRICAL SPECIFICATIONS is violated. Even in such a scenario, the power module will still be protected. Following the recommended switching frequencies stated in Step 5 of the DESIGN FLOW will always ensure the minimum on-time is maintained. Figure 23: 171033802 overcurrent protection inductor current. Figure 24: 171033802 overcurrent protection $V_{IN}$ = 24V, $V_{OUT}$ = 5V, $I_{OUT}$ = 0A to 4.8A. Figure 25: 171033802 short circuit protection $V_{IN}$ = 24V, $V_{OUT}$ = 5V. #### 17.2 Output Overvoltage Protection (OVP) The Magl<sup>3</sup>C power module integrates an output overvoltage protection feature. This feature is implemented by monitoring the feedback pin and comparing it to the internal reference. When the feedback pin voltage is 20% higher than the reference voltage, the low side switch is turned on to discharge the output capacitor. There is also a reverse current limit set on the low side switch to prevent overcurrent stress when this protection feature activates. #### 17.3 Over Temperature Protection (OTP) Thermal protection helps prevent catastrophic failures due to accidental device overheating. The junction temperature of the Magl<sup>3</sup>C power module should not be allowed to exceed its maximum ratings. Thermal protection is implemented by an internal thermal shutdown circuit, which activates when the junction temperature reaches $165^{\circ}$ C (typ). Under the thermal shutdown condition both MOSFETs remain off, causing the output voltage to drop. When the junction temperature falls below $135^{\circ}$ C (typ) the internal soft start is released, $V_{OUT}$ rises smoothly, and normal operation resumes. #### 17.4 Soft-Start The Magl<sup>3</sup>C power module implements an internal soft-start in order to limit the inrush current and avoid output voltage overshoot during start-up. The typical duration of the soft-start is around 1.3ms (see figure below). Figure 26: 171033802 soft start $V_{IN} = 24V$ , $V_{OUT} = 5V$ , $T_A = 25$ °C. WPME-VDLM - Variable Step Down LGA Module #### 17.5 Enable and Integrated/Adjustable UVLO The Magl<sup>3</sup>C power module is enabled by setting the EN pin high. When the EN voltage reaches 1.2V the power module begins switching and the internal soft-start regulates the output voltage rise until the desired output voltage is met, allowing normal operation to take place. The device incorporates an internal input undervoltage lockout (UVLO) to protect from unexpected behavior at input voltages below the recommended values. The thresholds of the internal UVLO are indicated in the ELECTRICAL SPECIFICATIONS. An additional UVLO threshold of the power module can be externally set by adding a resistor between VIN and EN and a second resistor between EN and GND. This voltage divider should be chosen so that the desired minimum input voltage corresponds to 1.2V at EN. The two resistors should be chosen based on the following ratio: $$\frac{R_{\rm ENT}}{R_{\rm FNB}} = \frac{V_{\rm UVLO(EXT.)}}{1.2} - 1 \tag{4}$$ V<sub>UVLO (EXT.)</sub> = User programmable input voltage threshold to enable and disable the power module This is often used in battery-powered systems to prevent deep discharge of the system battery. It is also useful in system designs with output rail sequencing or to prevent early turn-on of the supply as the main input voltage rail rises at power-up. Most systems will benefit by using the precision Enable threshold to establish a system undervoltage lockout based on specific application parameters. In the case of sequencing supplies, the divider is connected to a rail that becomes active earlier in the power-up cycle than the Magl<sup>3</sup>C power module output rail. The recommended approach is to choose an input UVLO level that is higher than the target regulated output voltage for the stage. ## 17.6 External Clock Synchronization (Sync) The 171033802 Magl<sup>3</sup>C power module allows synchronization of the power module's switching frequency with an external clock source as a reference. This feature is beneficial when the user requires a switching frequency other than those offered by default by the power module, for instance to better optimize performance factors such as EMI for a specific application. To realize this feature it is recommended to use the ac coupling circuit shown in the figure below. The capacitor ( $C_{SYNC}$ ) and resistor ( $R_{ENB}$ ) act as a high pass filter, with values of 1nF and 200k $\Omega$ having been verified experimentally. When the power module detects a voltage change at the EN/SYNC pin it uses the external frequency source instead of the internal oscillator to set the switching frequency. It is recommended to use the default switching frequency, through the resistor $R_{FSW}$ , closest to the external source frequency. The value of $R_{ENT}$ is calculated to choose the UVLO value as explained in the Enable/Adjustable UVLO section above. The external clock source should be a square wave with peak-to-peak voltages within 2.3V and 5V and no negative voltage during the deadtime. The minimum on-time and the maximum duty cycle for the external clock source are specified in the ELECTRICAL SPECIFICATIONS. Even if the user does not require an adjusted UVLO value, R<sub>ENT</sub> is still a necessary component for the sync function and the resistor value should be in range of tens to hundreds of kiloohms. Figure 27: 171033802 sync to external signal schematic. #### 18 DESIGN EXAMPLE The design example shows a possible solution for 24V to 5V with a maximum output current of 3A. All of the necessary components to fulfill the requirements of the CISPR 32 EMI conducted- and radiated emissions tests are included in the design example. It passes the conducted emissions class B with 0.8m input and 1m output lines. Filter components may be omitted depending on the requirements of the final application. ## 18.1 Layout Figure 28: 171033802 layout recommendation. The images above show the top, inner and bottom routed layers for a recommended four layer layout. There are two internal GND layers that are necessary for optimal thermal performance. The pictures above show a possible layout for the 171033802 Magl<sup>3</sup>C power module. Nevertheless, some recommendations should be followed when designing the layout: - 1. The input and output capacitors should be placed as close as possible to the VIN and VOUT pins of the device. - 2. The feedback resistor divider should be placed as close as possible to the FB pin. - 3. Avoid placing vias in any of the pads for the module. ## 18.2 Schematic Figure 29: 171033802 design example schematic. ## 18.3 Bill of Materials Table 15: 171033802 design example bill of materials. | Designator | Description | Function | Quantity | Order Code | Manufacturer | |-------------------|----------------------------------------------------------------------------|------------------------|----------|--------------|--------------| | U1 | Magl <sup>3</sup> C power module | Power supply | 1 | 171033802 | WE | | L1 | Filter inductor, 10 $\mu$ H, PD2 family, $I_{SAT} = 2.5A$ , $I_{R} = 2.2A$ | Input filter | 1 | 74477410 | WE | | C1, C2, C4,<br>C5 | Ceramic chip capacitor 4.7µF,<br>50V, X7R, 1210 | Input filter | 1 | 885012209048 | WE | | C3 | Aluminum electrolytic capacitor<br>220µF, 50V | Input filter | 1 | 865060657012 | WE | | C6 | Ceramic chip capacitor 1µF, 16V,<br>X7R, 0805 | Electrical performance | 1 | 885012207051 | WE | | C7 | Ceramic chip capacitor 47µF,<br>16V, X5R, 1210 | Electrical performance | 1 | 885012109011 | WE | | R1 | 5.6kΩ | Electrical performance | 1 | _ | _ | | R2 | 402kΩ | Electrical performance | 1 | _ | _ | | R3 | 80.6kΩ | Electrical performance | 1 | _ | _ | #### 19 HANDLING RECOMMENDATIONS - 1. The power module is classified as MSL3 (JEDEC Moisture Sensitivity Level 3) and requires special handling due to moisture sensitivity (JEDEC J-STD033D). - 2. The parts are delivered in a sealed bag (Moisture Barrier Bag = MBB) and should be processed within one year. - 3. When opening the moisture barrier bag, check the Humidity Indicator Card (HIC) for color status. Bake parts prior to soldering in case indicator color has changed according to the notes on the card. - 4. Parts must be processed after 168 hour (7 days) of floor life. Once this time has been exceeded, bake parts prior to soldering per JEDEC J-STD033D recommendation. - 5. Maximum number of solder cycles is two. - 6. For minimum risk, solder the module in the last solder cycle of the PCB production. - 7. For soldering process please consider lead material copper (Cu) and lead finish tin (Sn). - 8. It is recommended to use a standard SAC Alloy such as SAC 305, type 3 or higher. - 9. The profile below is valid for convection reflow only. - 10. Other soldering methods (e.g. vapor phase) are not verified and have to be validated by the customer at their own risk. #### **20 SOLDER PROFILE** Table 16: Reflow solder profile. | Profile Feature | Symbol | Value | |----------------------------------------------------|--------------------|---------------------------------| | Preheat temperature minimum | T <sub>s_min</sub> | 150°C | | Preheat temperature maximum | T <sub>s_max</sub> | 200°C | | Preheat time from $T_{s\_min}$ to $T_{s\_max}$ | t <sub>s</sub> | 60-120 seconds | | Liquidous temperature | T <sub>L</sub> | 217°C | | Time maintained above T <sub>L</sub> | t <sub>L</sub> | 60-150 seconds | | Classification temperature | T <sub>C</sub> | 250°C | | Peak package body temperature | T <sub>P</sub> | $T_P \leq T_C$ | | Time within 5°C of actual peak<br>temperature | t <sub>P</sub> | $t_P \leq 30 \; \text{seconds}$ | | Ramp-up Rate (T <sub>L</sub> to T <sub>p</sub> ) | | 3°C/second maximum | | Ramp-down rate (T <sub>p</sub> to T <sub>L</sub> ) | | 6°C/second maximum | | Time 25°C to peak temperature | | 8 minutes maximum | Please refer to JEDEC J-STD020E for further information pertaining to reflow soldering of electronic components. Figure 30: Solder profile. ## 21 PHYSICAL DIMENSIONS ## 21.1 Component **Bottom view** Figure 31: Physical dimensions. $\begin{tabular}{ll} All dimensions in mm \\ Tolerances $\pm 0,1 mm unless otherwise specified \\ \end{tabular}$ # 21.2 Example Landpattern Design Figure 32: Example landpattern design. All dimensions in mm Stencil thickness of 100µm ## 21.3 Tape Figure 33: Tape. Table 17: Tape dimensions. | Tape<br>Type | AO | ВО | w | Т | КО | P0 | P1 | P2 | DO | D1 | E1 | E2 | F | Material | |--------------|------|------|------|-------|------|------|------|------|------|------|------|-------|-------|-------------| | | ±0.1 | ±0.1 | ±0.3 | ±0.05 | ±0.1 | ±0.1 | ±0.1 | ±0.1 | +0.1 | Min. | ±0.1 | ±0.4 | ±0.1 | | | 2a | 6.3 | 10.3 | 24 | 0.3 | 3.4 | 4 | 12 | 2 | 1.5 | .51 | 1.75 | 22.25 | 11.50 | Polystyrene | All dimensions in mm ## 21.4 Reel Figure 34: Reel. Table 18: Reel dimensions. | Α | В | C | D | N | W1 | W2 | W3 | Material | |--------|------|-------|-------|--------|------|------|------|-------------| | ±1.0 | ±0.5 | ±0.5 | Min. | ±0.5 | Тур. | Тур. | Тур. | | | 330.00 | 2.0 | 13.00 | 12.50 | 102.00 | 30.2 | 30.2 | 24.8 | Polystyrene | All dimensions in mm # 171033802 # Magl<sup>3</sup>C Power Module **WPME-VDLM** - Variable Step Down LGA Module ## 22 LIST OF FIGURES | 1 | Pinout | 4 | |----|-----------------------------------------------------------------------------------------------------------------|----| | 2 | Radiated emissions (fixed frequency). | 11 | | 3 | Radiated emissions (spread spectrum) | 11 | | 4 | | 12 | | 5 | Conducted emissions (spread spectrum). | 12 | | 6 | 7 114 | 13 | | 7 | Efficiency V <sub>IN</sub> = 24V | 13 | | 8 | Output current thermal derating $V_{IN}$ = 12V, $V_{OUT}$ = 5V | 14 | | 9 | Output current thermal derating $V_{IN}$ = 24V, $V_{OUT}$ = 5V | | | 10 | Load regulation V <sub>OUT</sub> = 1.8V | 15 | | 11 | 0 001 | 15 | | 12 | | 16 | | 13 | Line regulation V <sub>OUT</sub> = 1.8V | 16 | | 14 | 0 001 | 17 | | 15 | 0 | 17 | | 16 | Transient response V <sub>IN</sub> = 24V, V <sub>OUT</sub> = 5V, C <sub>OUT</sub> = 47μF, load jumps 10% - 100% | | | 17 | | 19 | | 18 | Design flow schematic | | | 19 | Output voltage selection schematic. | | | 20 | Transient response V <sub>IN</sub> = 24V, V <sub>OUT</sub> = 5V, C <sub>OUT</sub> = 47μF, load jumps 10% - 100% | | | 21 | Output voltage ripple $V_{IN}$ = 24V, $V_{OUT}$ = 5V, $I_{OUT}$ = 300mA, $C_{OUT}$ = 47 $\mu$ F | | | 22 | Output voltage ripple $V_{IN}$ = 24V, $V_{OUT}$ = 5V, $I_{OUT}$ = 3A, $C_{OUT}$ = 47 $\mu$ F | | | 23 | Overcurrent protection inductor current | | | 24 | Overcurrent protection $V_{IN}$ = 24V, $V_{OUT}$ = 5V, $I_{OUT}$ = 0A to 4.8A | | | 25 | Short circuit protection V <sub>IN</sub> = 24V, V <sub>OUT</sub> = 5V | | | 26 | Soft start $V_{IN} = 24V$ , $V_{OUT} = 5V$ , $T_A = 25$ °C | | | 27 | Sync to external signal schematic. | | | 28 | Layout recommendation | | | 29 | Design example schematic | | | 30 | Solder profile | | | 31 | Physical dimensions | | | 32 | Example landpattern design | | | 33 | Tape | | | 34 | Reel | 36 | # 171033802 # Magl<sup>3</sup>C Power Module **WPME-VDLM** - Variable Step Down LGA Module ## 23 LIST OF TABLES | 1 | Pin description. | |----|----------------------------------| | 2 | Ordering information | | 3 | Pinout compatible family members | | 4 | Sales information | | 5 | Absolute maximum ratings | | 6 | Operating conditions | | 7 | Thermal specifications | | 8 | Electrical specifications part 1 | | 9 | Electrical specifications part 2 | | 10 | RoHS, REACh. | | 11 | Package specifications | | 12 | Output voltage selection | | 13 | Output capacitor selection | | 14 | Switching frequency selection | | 15 | Design example bill of materials | | 16 | Reflow solder profile | | 17 | Tape dimensions | | 18 | Reel dimensions. | WPME-VDLM - Variable Step Down LGA Module #### 24 CAUTIONS AND WARNINGS The following conditions apply to all goods within the product series of Magl<sup>3</sup>C of Würth Elektronik eiSos GmbH & Co. KG: #### General: - All recommendations according to the general technical specifications of the data-sheet have to be complied with. - The usage and operation of the product within ambient conditions which probably alloy or harm the component surface has to be avoided. - The responsibility for the applicability of customer specific products and use in a particular customer design is always within the authority of the customer. All technical specifications for standard products do also apply for customer specific products - Residual washing varnish agent that is used during the production to clean the application might change the characteristics of the body, pins or termination. The washing varnish agent could have a negative effect on the long term function of the product. Direct mechanical impact to the product shall be prevented as the material of the body, pins or termination could flake or in the worst case it could break. As these devices are sensitive to electrostatic discharge customer shall follow proper IC Handling Procedures. - Customer acknowledges and agrees that it is solely responsible for compliance with all legal, regulatory and safety-related requirements concerning its products, and any use of Würth Elektronik eiSos GmbH & Co. KG components in its applications, notwithstanding any applications-related information or support that may be provided by Würth Elektronik eiSos GmbH & Co. KG. - Customer represents and agrees that it has all the necessary expertise to create and implement safeguards which anticipate dangerous consequences of failures, monitor failures and their consequences lessen the likelihood of failures that might cause harm and take appropriate remedial actions - Customer will fully indemnify Würth Elektronik eiSos and its representatives against any damages arising out of the use of any Würth Elektronik eiSos GmbH & Co. KG components in safety-critical applications ## **Product specific:** Follow all instructions mentioned in the datasheet, especially: - The solder profile has to comply with the technical reflow or wave soldering specification, otherwise this will void the warranty. - All products are supposed to be used before the end of the period of 12 months based on the product date-code. - Violation of the technical product specifications such as exceeding the absolute maximum ratings will void the warranty. - It is also recommended to return the body to the original moisture proof bag and reseal the moisture proof bag again. - ESD prevention methods need to be followed for manual handling and processing by machinery. ## Disclaimer: This electronic component has been designed and developed for usage in general electronic equipment only. This product is not authorized for use in equipment where a higher safety standard and reliability standard is especially required or where a failure of the product is reasonably expected to cause severe personal injury or death, unless the parties have executed an agreement specifically governing such use. Moreover Würth Elektronik eiSos GmbH & Co. KG products are neither designed nor intended for use in areas such as military, aerospace, aviation, nuclear control, submarine, transportation (automotive control, train control, ship control), transportation signal, disaster prevention, medical, public information network etc. Würth Elektronik eiSos GmbH & Co. KG must be informed about the intent of such usage before the design-in stage. In addition, sufficient reliability evaluation checks for safety must be performed on every electronic component which is used in electrical circuits that require high safety and reliability functions or performance. These cautions and warnings comply with the state of the scientific and technical knowledge and are believed to be accurate and reliable. However, no responsibility is assumed for inaccuracies or incompleteness. WPME-VDLM - Variable Step Down LGA Module #### **25 IMPORTANT NOTES** #### **General Customer Responsibility** Some goods within the product range of Würth Elektronik eiSos GmbH & Co. KG contain statements regarding general suitability for certain application areas. These statements about suitability are based on our knowledge and experience of typical requirements concerning the areas, serve as general guidance and cannot be estimated as binding statements about the suitability for a customer application. The responsibility for the applicability and use in a particular customer design is always solely within the authority of the customer. Due to this fact it is up to the customer to evaluate, where appropriate to investigate and decide whether the device with the specific product characteristics described in the product specification is valid and suitable for the respective customer application or not. Accordingly, the customer is cautioned to verify that the datasheet is current before placing orders. #### Customer Responsibility Related to Specific, in Particular Safety-Relevant, Applications It has to be clearly pointed out that the possibility of a malfunction of electronic components or failure before the end of the usual lifetime cannot be completely eliminated in the current state of the art, even if the products are operated within the range of the specifications. In certain customer applications requiring a very high level of safety and especially in customer applications in which the malfunction or failure of an electronic component could endanger human life or health it must be ensured by most advanced technological aid of suitable design of the customer application that no injury or damage is caused to third parties in the event of malfunction or failure of an electronic component. #### **Best Care and Attention** Any product-specific notes, warnings and cautions must be strictly observed. Any disregard will result in the loss of warranty. #### **Customer Support for Product Specifications** Some products within the product range may contain substances which are subject to restrictions in certain jurisdictions in order to serve specific technical requirements. Necessary information is available on request. In this case the field sales engineer or the internal sales person in charge should be contacted who will be happy to support in this matter. #### **Product R&D** Due to constant product improvement product specifications may change from time to time. As a standard reporting procedure of the Product Change Notification (PCN) according to the JEDEC-Standard we inform about minor and major changes. In case of further queries regarding the PCN, the field sales engineer or the internal sales person in charge should be contacted. The basic responsibility of the customer as per Section 1 and 2 remains unaffected. #### **Product Life Cycle** Due to technical progress and economical evaluation we also reserve the right to discontinue production and delivery of products. As a standard reporting procedure of the Product Termination Notification (PTN) according to the JEDEC Standard we will inform at an early stage about inevitable product discontinuance. According to this we cannot guarantee that all products within our product range will always be available. Therefore it needs to be verified with the field sales engineer or the internal sales person in charge about the current product availability expectancy before or when the product for application design-in disposal is considered. The approach named above does not apply in the case of individual agreements deviating from the foregoing for customer-specific products. #### **Property Rights** All the rights for contractual products produced by Würth Elektronik eiSos GmbH & Co. KG on the basis of ideas, development contracts as well as models or templates that are subject to copyright, patent or commercial protection supplied to the customer will remain with Würth Elektronik eiSos GmbH & Co. KG. Würth Elektronik eiSos GmbH & Co. KG does not warrant or represent that any license, either expressed or implied, is granted under any patent right, copyright, mask work right, or other intellectual property right relating to any combination, application, or process in which Würth Elektronik eiSos GmbH & Co. KG components or services are used. #### **General Terms and Conditions** Unless otherwise agreed in individual contracts, all orders are subject to the current version of the "General Terms and Conditions of Würth Elektronik eiSos Group", last version available at www.we-online.com.