Topologie | Sonstige Topologie |
IC-Revision | 1.3 |
The ECP5 family of FPGA devices is optimized to deliver high performance features such as an enhanced DSP architecture, high speed SERDES and high speed source synchronous interfaces in an economical FPGA fabric. This combination is achieved through advances in device architecture and the use of 40nm technology making thedevices suitable for high-volume, high-speed, low-cost applications.The ECP5 device family covers look-up-table (LUT) capacity to 84K logic elements and supports up to 365 user I/Os.The ECP5 device family also offers up to 156 18 x 18 multipliers and a wide range of parallel I/O standards.The ECP5 FPGA fabric is optimized high performance with low power and low cost in mind. The ECP5 devices utilize reconfigurable SRAM logic technology and provide popular building blocks such as LUT-based logic, distributedand embedded memory, Phase Locked Loops (PLLs), Delay Locked Loops (DLLs), pre-engineered source synchronous I/O support, enhanced sysDSP slices and advanced configuration support, including encryption anddual-boot capabilities.The pre-engineered source synchronous logic implemented in the ECP5 device family supports a broad range of interface standards, including DDR2/3, LPDDR2/3, XGMII and 7:1 LVDS.The ECP5 device family also features high speed SERDES with dedicated PCS functions. High jitter tolerance and low transmit jitter allow the SERDES plus PCS blocks to be configured to support an array of popular data protocols including PCI Express, Ethernet (XAUI, GbE, and SGMII) and CPRI. Transmit De-emphasis with pre- andpost- cursors, and Receive Equalization settings make the SERDES suitable for transmission and reception over various forms of media.The ECP5 devices also provide flexible, reliable and secure configuration options, such as dual-boot capability, bitstream encryption, and TransFR field upgrade features.The Lattice Diamond™ design software allows large complex designs to be efficiently implemented using the ECP5 FPGA family. Synthesis library support for ECP5 devices is available for popular logic synthesis tools. TheDiamond tools use the synthesis tool output along with the constraints from its floor planning tools to place and route the design in the ECP5 device. The tools extract the timing from the routing and back-annotate it into the design for timing verification.Lattice provides many pre-engineered IP (Intellectual Property) modules for the ECP5 family. By using these configurable soft core IPs as standardized blocks, designers are free to concentrate on the unique aspects of theirdesign, increasing their productivity.
— Half 36 x 36, two 18 x 18 or four 9 x 9 multipliers
— Advanced 18 x 36 MAC and 18 x 18 Multiply-Multiply-Accumulate (MMAC) operations Flexible Memory Resources
Up to 3.744 Mbits sysMEM™ Embedded BlockRAM (EBR)
194K to 669K bits distributed RAM sysCLOCK Analog PLLs and DLLs
Four DLLs and four PLLs in LFE5-45 and LFE5-85; two DLLs and two PLLs in LFE5-25 Pre-Engineered Source Synchronous I/O
DDR registers in I/O cells
Dedicated read/write levelling functionality
Dedicated gearing logic
Source synchronous standards support
— ADC/DAC, 7:1 LVDS, XGMII
— High Speed ADC/DAC devices
Muster |
---|
Artikel Nr. | Datenblatt | Simulation | Downloads | Status | Produktserie | λDom typ. (nm) | Farbe | λPeak typ. (nm) | IV typ. (mcd) | VF typ. (V) | Chiptechnologie | 2θ50% typ. (°) | Montageart | IR 1 (mA) | Arbeitsspannung (V (AC)) | Poles | L (mm) | Dampfphasenprozess | H (mm) | Betätigungskraft (Value) (g) | Elektrische Lebensdauer (Cycles) | Actuator-Farbe | Z @ 100 MHz (Ω) | Zmax (Ω) | Testbedingung Zmax | IR 2 (mA) | RDC max. (Ω) | Typ | Pins (Value) (pcs) | Reihen | Gender | IR (mA) | Verpackung | Muster |
---|