Topology | Buck Converter |
Input voltage | 12-1.8 V |
Output 1 | 1.8 V / 0.15 A |
The ARD_X_AUP_A1 is a scalable power supply designed to provide power to Xilinx Artix UltraScale+ Cost-optimized FPGA devices using minimum number of power rails. The designs are scalable to support the cost- and power-optimized FPGA devices including AU10P, AU15P, AU20P, and AU25P.
Order Code | Datasheet | Simulation | Downloads | Status | Product series | C | Tol. C | VR (V (DC)) | Size | Operating Temperature | DF (%) | RISO | Ceramic Type | L (mm) | W (mm) | H (mm) | Fl (mm) | Packaging | Samples | |
---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|
885012105020 | SPEC | 9 files | Active i| Production is active. Expected lifetime: >10 years. | WCAP-CSGP MLCCs 6.3 V(DC) | 10 µF | ±20% | 6.3 | 0402 | -55 °C up to +85 °C | 10 | 0.01 GΩ | X5R Class II | 1 | 0.5 | 0.5 | 0.25 | 7" Tape & Reel |
Order Code | Datasheet | Simulation | |
---|---|---|---|
885012105020 | SPEC |
Samples |
---|
Order Code | Datasheet | Simulation | Downloads | Status | Product series | C | Tol. C | VR (V (DC)) | Size | Operating Temperature | DF (%) | RISO | Ceramic Type | L (mm) | W (mm) | H (mm) | Fl (mm) | Packaging | Samples |
---|