Topology | Other Topology |
IC revision | E4 |
This verified reference design provides an overview on how to implement a three-level three-phase SiC based DC:AC grid-tie inverter stage.Higher switching frequency of 50KHz reduces the size of magnetics for the filter design and enables higher power density. The use of SiC MOSFETs with switching loss ensures higher DC bus voltages of up to 1000V and lower switching losses with a peak efficiency of 99 percent. This design is configurable to work as a two-level or three-level inverter.The system is controlled by a single C2000 microcontroller (MCU), TMS320F28379D, which generates PWM waveforms for all power electronic switching devices under all operating modes.
Order Code | Datasheet | Simulation | Downloads | Status | Product series | C | Tol. C | VR (V (DC)) | Size | Operating Temperature | DF (%) | RISO | Ceramic Type | L (mm) | W (mm) | H (mm) | Fl (mm) | Packaging | Samples | |
---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|
885012206095 | SPEC | 8 files | Active i| Production is active. Expected lifetime: >10 years. | WCAP-CSGP MLCCs 50 V(DC) | 100 nF | ±10% | 50 | 0603 | -55 °C up to +125 °C | 3 | 5 GΩ | X7R Class II | 1.6 | 0.8 | 0.8 | 0.4 | 7" Tape & Reel |
Order Code | Datasheet | Simulation | |
---|---|---|---|
885012206095 | SPEC |
Samples |
---|
Order Code | Datasheet | Simulation | Downloads | Status | Product series | C | Tol. C | VR (V (DC)) | Size | Operating Temperature | DF (%) | RISO | Ceramic Type | L (mm) | W (mm) | H (mm) | Fl (mm) | Packaging | Samples |
---|