Topology | Other Topology |
IC revision | E3 |
This reference design describes a 20.8 GSPS sampling system using RF sampling analog-to-digital converters (ADCs) in time interleaved configuration. Time interleaving method is a proven and traditional way of increasing sample rate, however, matching individual ADCs offset, gain and sampling time mismatch is critical to achieve performance. The complexity of interleaving increases with higher sampling clock. The phase matching between the ADCs is one of the critical specifications to achieve better SFDR and ENOB. This reference design uses the noiseless aperture delay adjustment feature on ADC12DJ5200RF with a 19 fs precise phase control steps that eases 20.8 GSPS interleaving implementation. The reference design uses on-board low noise JESD204B clock generator based on LMK04828 and LMX2594 that meets 12 bit system performance requirement.
Order Code | Datasheet | Simulation | Downloads | Status | Product series | C | Tol. C | VR (V (DC)) | Size | Operating Temperature | DF (%) | RISO | Ceramic Type | L (mm) | W (mm) | H (mm) | Fl (mm) | Packaging | Samples | |
---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|
885012206095 | SPEC | 8 files | Active i| Production is active. Expected lifetime: >10 years. | WCAP-CSGP MLCCs 50 V(DC) | 100 nF | ±10% | 50 | 0603 | -55 °C up to +125 °C | 3 | 5 GΩ | X7R Class II | 1.6 | 0.8 | 0.8 | 0.4 | 7" Tape & Reel | |||
885012206052 | SPEC | 8 files | Active i| Production is active. Expected lifetime: >10 years. | WCAP-CSGP MLCCs 16 V(DC) | 1 µF | ±10% | 16 | 0603 | -55 °C up to +125 °C | 10 | 0.1 GΩ | X7R Class II | 1.6 | 0.8 | 0.8 | 0.4 | 7" Tape & Reel |
Order Code | Datasheet | Simulation | |
---|---|---|---|
885012206095 | SPEC | ||
885012206052 | SPEC |
Samples |
---|
Order Code | Datasheet | Simulation | Downloads | Status | Product series | C | Tol. C | VR (V (DC)) | Size | Operating Temperature | DF (%) | RISO | Ceramic Type | L (mm) | W (mm) | H (mm) | Fl (mm) | Packaging | Samples |
---|